| First name      | . Last name   | , ID    |
|-----------------|---------------|---------|
| L II SI IIMIIIC | , musi rianic | , 1 $D$ |

## A - Question #2, Text

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

|       |                | Accesses     |               |     |
|-------|----------------|--------------|---------------|-----|
| Block | Block (Binary) | Accessed Set | Accessed Line | H/M |
| 4056  | 1111 1101 1000 |              |               |     |
| 2246  | 1000 1100 0110 |              |               |     |
| 2698  | 1010 1000 1010 |              |               |     |
| 458   | 0001 1100 1010 |              |               |     |
| 582   | 0010 0100 0110 |              |               |     |
| 677   | 0010 1010 0101 |              |               |     |
| 1475  | 0101 1100 0011 |              |               |     |
| 3093  | 1100 0001 0101 |              |               |     |
| 1359  | 0101 0100 1111 |              |               |     |
| 3     | 0000 0000 0011 |              |               |     |
| 4007  | 1111 1010 0111 |              |               |     |
| 1876  | 0111 0101 0100 |              |               |     |
| 350   | 0001 0101 1110 |              |               |     |
| 818   | 0011 0011 0010 |              |               |     |
| 953   | 0011 1011 1001 |              |               |     |
| 4056  | 1111 1101 1000 |              |               |     |
| 1492  | 0101 1101 0100 |              |               |     |
| 1111  | 0100 0101 0111 |              |               |     |
| 3385  | 1101 0011 1001 |              |               |     |
| 1475  | 0101 1100 0011 |              |               |     |

### Cache

|        | Set 0 |   |         | Set 2 |   |         | Set 4 |   |         | Set 6 |   |
|--------|-------|---|---------|-------|---|---------|-------|---|---------|-------|---|
| Line 0 | 3520  | 2 | Line 8  | 2698  | 1 | Line 16 | 380   | 3 | Line 24 | 2398  | 1 |
| Line 1 | 1000  | 0 | Line 9  | 3594  | 3 | Line 17 | 1492  | 1 | Line 25 | 854   | 3 |
| Line 2 | 2784  | 3 | Line 10 | 4050  | 2 | Line 18 | 3924  | 2 | Line 26 | 2246  | 0 |
| Line 3 | 1368  | 1 | Line 11 | 458   | 0 | Line 19 | 388   | 0 | Line 27 | 582   | 2 |
|        |       |   |         |       |   |         |       |   |         |       |   |
|        | Set 1 |   |         | Set 3 |   |         | Set 5 |   |         | Set 7 |   |
| Line 4 | 769   | 0 | Line 12 | 3     | 3 | Line 20 | 45    | 2 | Line 28 | 4007  | 1 |
| Line 5 | 345   | 2 | Line 13 | 3923  | 1 | Line 21 | 3877  | 3 | Line 29 | 1359  | 0 |
| Line 6 | 2569  | 1 | Line 14 | 1475  | 0 | Line 22 | 117   | 1 | Line 30 | 879   | 2 |
| Line 7 | 1297  | 3 | Line 15 | 3675  | 2 | Line 23 | 3093  | 0 | Line 31 | 3703  | 3 |

| Number of hits: | Number of misses: |
|-----------------|-------------------|
|                 |                   |

First name, Last name, ID.....

## A - Question #2, Solution 1

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

| Block | Block (Binary)         | Accessed Set | Accessed Line | H/M |
|-------|------------------------|--------------|---------------|-----|
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | M   |
| 2246  | 1000 1100 0 <b>110</b> | 6            | 26            | Н   |
| 2698  | 1010 1000 1 <b>010</b> | 2            | 8             | Н   |
| 458   | 0001 1100 1 <b>010</b> | 2            | 11            | Н   |
| 582   | 0010 0100 0 <b>110</b> | 6            | 27            | Н   |
| 677   | 0010 1010 0 <b>101</b> | 5            | 21            | M   |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 14            | Н   |
| 3093  | 1100 0001 0 <b>101</b> | 5            | 23            | Н   |
| 1359  | 0101 0100 1 <b>111</b> | 7            | 29            | Н   |
| 3     | 0000 0000 0011         | 3            | 12            | Н   |
| 4007  | 1111 1010 0 <b>111</b> | 7            | 28            | Н   |
| 1876  | 0111 0101 0 <b>100</b> | 4            | 16            | M   |
| 350   | 0001 0101 1 <b>110</b> | 6            | 25            | M   |
| 818   | 0011 0011 0 <b>010</b> | 2            | 9             | M   |
| 953   | 0011 1011 1 <b>001</b> | 1            | 7             | M   |
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | Н   |
| 1492  | 0101 1101 0 <b>100</b> | 4            | 17            | Н   |
| 1111  | 0100 0101 0 <b>111</b> | 7            | 31            | M   |
| 3385  | 1101 0011 1 <b>001</b> | 1            | 5             | M   |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 14            | Н   |

### Cache

|                  |                  |   |                    |                    | Cat         | , ii C             |             |       |                    |                   |       |
|------------------|------------------|---|--------------------|--------------------|-------------|--------------------|-------------|-------|--------------------|-------------------|-------|
|                  | Set 0            |   | _                  | Set 2              |             | _                  | Set 4       |       |                    | Set 6             |       |
| Line 0           | 3520             | 3 | Line 8             | 2698               | 2           | Line 16            | 1876        | 1     | Line 24            | 2398              | 3     |
| Line 1           | 1000             | 1 | Line 9             | 818                | 0           | Line 17            | 1492        | 0     | Line 25            | 350               | 0     |
| Line 2           | 4056             | 0 | Line 10            | 4050               | 3           | Line 18            | 3924        | 3     | Line 26            | 2246              | 2     |
| Line 3           | 1368             | 2 | Line 11            | 458                | 1           | Line 19            | 388         | 2     | Line 27            | 582               | 1     |
|                  |                  |   |                    |                    |             |                    |             |       |                    |                   |       |
|                  |                  |   |                    |                    |             |                    |             |       |                    |                   |       |
|                  | Set 1            |   |                    | Set 3              |             |                    | Set 5       |       |                    | Set 7             |       |
| Line 4           | <b>Set 1</b> 769 | 2 | Line 12            | Set 3              | 1           | Line 20            | Set 5<br>45 | 3     | Line 28            | <b>Set 7</b> 4007 | 1     |
| Line 4<br>Line 5 |                  | 0 | Line 12<br>Line 13 | Set 3<br>3<br>3923 | 1 2         | Line 20<br>Line 21 |             | 3     | Line 28<br>Line 29 |                   | 1 2   |
|                  | 769              | ᆖ |                    | 3                  | 1<br>2<br>0 |                    | 45          | 3 1 2 |                    | 4007              | 1 2 3 |
| Line 5           | 769<br>3385      | 0 | Line 13            | 3<br>3923          | +           | Line 21            | 45<br>677   | 1     | Line 29            | 4007<br>1359      |       |

Number of hits: \_\_12\_\_ Number of misses: \_\_8\_\_

This solution relies on the use of the global line numbers specified in the Cache table, which are always unique for the different sets. Their use is strongly recommended as there is less chance of writing and verification errors.

First name, Last name, ID.....

## A - Question #2, Solution 2

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

| Block | Block (Binary)         | Accessed Set | Accessed Line | H/M |
|-------|------------------------|--------------|---------------|-----|
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | M   |
| 2246  | 1000 1100 0 <b>110</b> | 6            | 2             | Н   |
| 2698  | 1010 1000 1 <b>010</b> | 2            | 0             | H   |
| 458   | 0001 1100 1 <b>010</b> | 2            | 3             | H   |
| 582   | 0010 0100 0 <b>110</b> | 6            | 3             | H   |
| 677   | 0010 1010 0 <b>101</b> | 5            | 1             | M   |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 2             | Н   |
| 3093  | 1100 0001 0 <b>101</b> | 5            | 3             | Н   |
| 1359  | 0101 0100 1 <b>111</b> | 7            | 1             | Н   |
| 3     | 0000 0000 0 <b>011</b> | 3            | 0             | Н   |
| 4007  | 1111 1010 0 <b>111</b> | 7            | 0             | H   |
| 1876  | 0111 0101 0 <b>100</b> | 4            | 0             | M   |
| 350   | 0001 0101 1 <b>110</b> | 6            | 1             | M   |
| 818   | 0011 0011 0 <b>010</b> | 2            | 1             | M   |
| 953   | 0011 1011 1 <b>001</b> | 1            | 3             | M   |
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | Н   |
| 1492  | 0101 1101 0 <b>100</b> | 4            | 1             | Н   |
| 1111  | 0100 0101 0 <b>111</b> | 7            | 3             | M   |
| 3385  | 1101 0011 1 <b>001</b> | 1            | 1             | M   |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 2             | Н   |

### Cache

|                  |                  |   |                    |                    | Cut         |                    |             |   |                    |               |       |
|------------------|------------------|---|--------------------|--------------------|-------------|--------------------|-------------|---|--------------------|---------------|-------|
|                  | Set 0            |   |                    | Set 2              |             |                    | Set 4       |   |                    | Set 6         |       |
| Line 0           | 3520             | 3 | Line 8             | 2698               | 2           | Line 16            | 1876        | 1 | Line 24            | 2398          | 3     |
| Line 1           | 1000             | 1 | Line 9             | 818                | 0           | Line 17            | 1492        | 0 | Line 25            | 350           | 0     |
| Line 2           | 4056             | 0 | Line 10            | 4050               | 3           | Line 18            | 3924        | 3 | Line 26            | 2246          | 2     |
| Line 3           | 1368             | 2 | Line 11            | 458                | 1           | Line 19            | 388         | 2 | Line 27            | 582           | 1     |
|                  |                  |   |                    |                    |             |                    |             |   |                    |               |       |
|                  |                  |   |                    |                    |             |                    |             |   |                    |               |       |
|                  | Set 1            |   |                    | Set 3              |             |                    | Set 5       |   |                    | Set 7         |       |
| Line 4           | <b>Set 1</b> 769 | 2 | Line 12            | Set 3              | 1           | Line 20            | Set 5<br>45 | 3 | Line 28            | Set 7<br>4007 | 1     |
| Line 4<br>Line 5 |                  | 2 | Line 12<br>Line 13 | Set 3<br>3<br>3923 | 1 2         | Line 20<br>Line 21 |             | 3 | Line 28<br>Line 29 |               | 1 2   |
|                  | 769              | - |                    | 3                  | 1<br>2<br>0 |                    | 45          |   |                    | 4007          | 1 2 3 |
| Line 5           | 769<br>3385      | 0 | Line 13            | 3<br>3923          | +           | Line 21            | 45<br>677   | 1 | Line 29            | 4007<br>1359  | -     |

Number of hits: \_\_12\_\_ Number of misses: \_\_8\_\_

This solution relies on the use of local line numbers, which are not unique for the different sets. Their use is strongly discouraged as there is a greater possibility of writing and verification errors.

| First name          | . Last name      | . ID |
|---------------------|------------------|------|
| c vi c v i vvvii vo | , =0000 10001100 | 12   |

## **B** - Question #2, Text

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

|       |                | Ticcoscs     |               |     |
|-------|----------------|--------------|---------------|-----|
| Block | Block (Binary) | Accessed Set | Accessed Line | H/M |
| 2633  | 1010 0100 1001 |              |               |     |
| 345   | 0001 0101 1001 |              |               |     |
| 1750  | 0110 1101 0110 |              |               |     |
| 3675  | 1110 0101 1011 |              |               |     |
| 677   | 0010 1010 0101 |              |               |     |
| 995   | 0011 1110 0011 |              |               |     |
| 854   | 0011 0101 0110 |              |               |     |
| 4056  | 1111 1101 1000 |              |               |     |
| 1860  | 0111 0100 0100 |              |               |     |
| 117   | 0000 0111 0101 |              |               |     |
| 818   | 0011 0011 0010 |              |               |     |
| 3520  | 1101 1100 0000 |              |               |     |
| 388   | 0001 1000 0100 |              |               |     |
| 3093  | 1100 0001 0101 |              |               |     |
| 167   | 0000 1010 0111 |              |               |     |
| 1475  | 0101 1100 0011 |              |               |     |
| 1359  | 0101 0100 1111 |              |               |     |
| 1750  | 0110 1101 0110 |              |               |     |
| 3594  | 1110 0000 1010 |              |               |     |
| 808   | 0011 0010 1000 |              |               |     |

### Cache

|                  | Set 0            |             |                    | Set 2            |             |                    | Set 4            |     |                    | Set 6         |   |
|------------------|------------------|-------------|--------------------|------------------|-------------|--------------------|------------------|-----|--------------------|---------------|---|
| Line 0           | 0                | 3           | Line 8             | 2698             | 0           | Line 16            | 388              | 2   | Line 24            | 774           | 1 |
| Line 1           | 3520             | 1           | Line 9             | 154              | 2           | Line 17            | 3172             | 0   | Line 25            | 2566          | 3 |
| Line 2           | 4056             | 0           | Line 10            | 818              | 1           | Line 18            | 1492             | 3   | Line 26            | 350           | 2 |
| Line 3           | 2000             | 2           | Line 11            | 3506             | 3           | Line 19            | 1444             | 1   | Line 27            | 1750          | 0 |
|                  |                  |             |                    |                  |             |                    |                  |     |                    |               |   |
|                  |                  |             |                    |                  |             |                    |                  |     |                    |               |   |
|                  | Set 1            |             |                    | Set 3            |             |                    | Set 5            |     |                    | Set 7         |   |
| Line 4           | <b>Set 1</b> 257 | 3           | Line 12            | <b>Set 3</b> 995 | 1           | Line 20            | <b>Set 5</b> 117 | 0   | Line 28            | Set 7<br>3239 | 2 |
| Line 4<br>Line 5 |                  | 3           | Line 12<br>Line 13 |                  | 1 3         | Line 20<br>Line 21 |                  | 0 2 | Line 28<br>Line 29 |               | 0 |
|                  | 257              | 3<br>1<br>2 |                    | 995              | 1<br>3<br>0 |                    | 117              |     |                    | 3239          |   |
| Line 5           | 257<br>345       | 1           | Line 13            | 995<br>2915      | +           | Line 21            | 117<br>677       | 2   | Line 29            | 3239<br>167   | 0 |

| Number of hits: | Number of misses: |
|-----------------|-------------------|
|                 |                   |

First name, Last name, ID.....

## B - Question #2, Solution 1

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

| Block | Block (Binary)         | Accessed Set | Accessed Line | H/M |
|-------|------------------------|--------------|---------------|-----|
| 2633  | 1010 0100 1 <b>001</b> | 1            | 4             | M   |
| 345   | 0001 0101 1 <b>001</b> | 1            | 5             | Н   |
| 1750  | 0110 1101 0 <b>110</b> | 6            | 27            | Н   |
| 3675  | 1110 0101 1 <b>011</b> | 3            | 13            | M   |
| 677   | 0010 1010 0 <b>101</b> | 5            | 21            | Н   |
| 995   | 0011 1110 0 <b>011</b> | 3            | 12            | Н   |
| 854   | 0011 0101 0 <b>110</b> | 6            | 25            | M   |
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | Н   |
| 1860  | 0111 0100 0 <b>100</b> | 4            | 18            | M   |
| 117   | 0000 0111 0 <b>101</b> | 5            | 20            | Н   |
| 818   | 0011 0011 0 <b>010</b> | 2            | 10            | Н   |
| 3520  | 1101 1100 0 <b>000</b> | 0            | 1             | Н   |
| 388   | 0001 1000 0 <b>100</b> | 4            | 16            | Н   |
| 3093  | 1100 0001 0 <b>101</b> | 5            | 23            | M   |
| 167   | 0000 1010 0 <b>111</b> | 7            | 29            | Н   |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 14            | Н   |
| 1359  | 0101 0100 1 <b>111</b> | 7            | 30            | M   |
| 1750  | 0110 1101 0 <b>110</b> | 6            | 27            | Н   |
| 3594  | 1110 0000 1 <b>010</b> | 2            | 11            | M   |
| 808   | 1000 0000 1 <b>000</b> | 0            | 0             | M   |

### Cache

| Cache            |       |   |         |       |   |         |       |   |                    |       |       |
|------------------|-------|---|---------|-------|---|---------|-------|---|--------------------|-------|-------|
|                  | Set 0 |   |         | Set 2 |   |         | Set 4 |   |                    | Set 6 |       |
| Line 0           | 808   | 0 | Line 8  | 2698  | 2 | Line 16 | 388   | 0 | Line 24            | 774   | 2     |
| Line 1           | 3520  | 1 | Line 9  | 154   | 3 | Line 17 | 3172  | 2 | Line 25            | 854   | 1     |
| Line 2           | 4056  | 2 | Line 10 | 818   | 1 | Line 18 | 1860  | 1 | Line 26            | 350   | 3     |
| Line 3           | 2000  | 3 | Line 11 | 3594  | 0 | Line 19 | 1444  | 3 | Line 27            | 1750  | 0     |
|                  |       |   |         |       |   |         |       |   |                    |       |       |
|                  | Set 1 |   |         | Set 3 |   |         | Set 5 |   |                    | Set 7 |       |
| Line 4           | 2633  | 1 | Line 12 | 995   | 1 | Line 20 | 117   | 1 | Line 28            | 3239  | 3     |
|                  |       | 1 | Line 12 | 773   | 1 | Line 20 | 11/   | 1 | Line 20            | 3239  |       |
| Line 5           | 345   | 0 | Line 13 | 3675  | 2 | Line 21 | 677   | 2 | Line 20<br>Line 29 | 167   | 1     |
| Line 5<br>Line 6 |       | 0 |         |       | 2 |         |       | 2 |                    |       | 1 0   |
|                  | 345   | Ť | Line 13 | 3675  | + | Line 21 | 677   |   | Line 29            | 167   | 1 0 2 |

Number of hits: \_\_12\_\_ Number of misses: \_\_8\_\_

This solution relies on the use of the global line numbers specified in the Cache table, which are always unique for the different sets. Their use is strongly recommended as there is less chance of writing and verification errors.

First name, Last name, ID.....

## **B** - Question #2, Solution 2

Consider a processor connected to 128 KB of memory and equipped with a set-associative cache consisting of 8 sets of 4 lines each, for a total of 32 different lines, each of 32 bytes. Assuming that:

- The cache is initially not empty, and its configuration is reported in the Cache table.
- The adopted replacing algorithm is the Least Recently Used (LRU). In the Cache table, blocks are marked with an ascending label indicating when they were inserted or accessed. Specifically, the most recently used block is marked with 0, while the least recently used block is marked with 3.

Given the sequence of memory accesses shown in the Accesses table, determine the corresponding set and line being accessed. Use the Cache table to help you calculate the line involved in each operation. This way, you will get the final cache status. Finish by providing the total number of hits and misses that occurred.

#### Accesses

| Block | Block (Binary)         | Accessed Set | Accessed Line | H/M |  |  |  |  |  |  |
|-------|------------------------|--------------|---------------|-----|--|--|--|--|--|--|
| 2633  | 1010 0100 1 <b>001</b> | 1            | 0             | M   |  |  |  |  |  |  |
| 345   | 0001 0101 1 <b>001</b> | 1            | 1             | Н   |  |  |  |  |  |  |
| 1750  | 0110 1101 0 <b>110</b> | 6            | 3             | Н   |  |  |  |  |  |  |
| 3675  | 1110 0101 1 <b>011</b> | 3            | 1             | M   |  |  |  |  |  |  |
| 677   | 0010 1010 0 <b>101</b> | 5            | 1             | Н   |  |  |  |  |  |  |
| 995   | 0011 1110 0 <b>011</b> | 3            | 0             | Н   |  |  |  |  |  |  |
| 854   | 0011 0101 0 <b>110</b> | 6            | 1             | M   |  |  |  |  |  |  |
| 4056  | 1111 1101 1 <b>000</b> | 0            | 2             | Н   |  |  |  |  |  |  |
| 1860  | 0111 0100 0 <b>100</b> | 4            | 2             | M   |  |  |  |  |  |  |
| 117   | 0000 0111 0 <b>101</b> | 5            | 0             | Н   |  |  |  |  |  |  |
| 818   | 0011 0011 0 <b>010</b> | 2            | 2             | Н   |  |  |  |  |  |  |
| 3520  | 1101 1100 0 <b>000</b> | 0            | 1             | Н   |  |  |  |  |  |  |
| 388   | 0001 1000 0 <b>100</b> | 4            | 0             | Н   |  |  |  |  |  |  |
| 3093  | 1100 0001 0 <b>101</b> | 5            | 3             | M   |  |  |  |  |  |  |
| 167   | 0000 1010 0 <b>111</b> | 7            | 1             | Н   |  |  |  |  |  |  |
| 1475  | 0101 1100 0 <b>011</b> | 3            | 2             | Н   |  |  |  |  |  |  |
| 1359  | 0101 0100 1 <b>111</b> | 7            | 2             | M   |  |  |  |  |  |  |
| 1750  | 0110 1101 0 <b>110</b> | 6            | 3             | Н   |  |  |  |  |  |  |
| 3594  | 1110 0000 1 <b>010</b> | 2            | 3             | M   |  |  |  |  |  |  |
| 808   | 1000 0000 1 <b>000</b> | 0            | 0             | M   |  |  |  |  |  |  |

### Cache

| Cache  |       |   |         |       |   |         |       |   |         |       |   |
|--------|-------|---|---------|-------|---|---------|-------|---|---------|-------|---|
|        | Set 0 |   |         | Set 2 |   |         | Set 4 |   |         | Set 6 |   |
| Line 0 | 808   | 0 | Line 8  | 2698  | 2 | Line 16 | 388   | 0 | Line 24 | 774   | 2 |
| Line 1 | 3520  | 1 | Line 9  | 154   | 3 | Line 17 | 3172  | 2 | Line 25 | 854   | 1 |
| Line 2 | 4056  | 2 | Line 10 | 818   | 1 | Line 18 | 1860  | 1 | Line 26 | 350   | 3 |
| Line 3 | 2000  | 3 | Line 11 | 3594  | 0 | Line 19 | 1444  | 3 | Line 27 | 1750  | 0 |
|        |       |   |         |       |   |         |       |   |         |       |   |
|        | Set 1 |   |         | Set 3 |   |         | Set 5 |   |         | Set 7 |   |
| Line 4 | 2633  | 1 | Line 12 | 995   | 1 | Line 20 | 117   | 1 | Line 28 | 3239  | 3 |
| Line 5 | 345   | 0 | Line 13 | 3675  | 2 | Line 21 | 677   | 2 | Line 29 | 167   | 1 |
| Line 6 | 3385  | 3 | Line 14 | 1475  | 0 | Line 22 | 3765  | 3 | Line 30 | 1359  | 0 |
| Line 7 | 2777  | 2 | Line 15 | 579   | 3 | Line 23 | 3093  | 0 | Line 31 | 4007  | 2 |
|        |       |   | •       |       |   | •       |       |   |         |       |   |

Number of hits: \_\_12\_\_ Number of misses: \_\_8\_\_

This solution relies on the use of local line numbers, which are not unique for the different sets. Their use is strongly discouraged as there is a greater possibility of writing and verification errors.